## Royal College of Arts, Science and Commerce F.Y.B.Sc Computer Science Semester I 2020-2021

## Computer Organization and Design (Course code: - USCS101) Sample Questions

| Q1) | Which   | functional unit of computer is used to store data or information? |
|-----|---------|-------------------------------------------------------------------|
|     | a)      | Input unit                                                        |
|     | b)      | Output unit                                                       |
|     | c)      | Memory unit                                                       |
|     | d)      | Control unit                                                      |
| Q2) | ALU +   | = CPU.                                                            |
|     | a)      | MU                                                                |
|     | b)      | CU                                                                |
|     | c)      | Register File                                                     |
|     | d)      | Input device                                                      |
| Q3) | A 8:1 r | nultiplexer hasnumber of select inputs.                           |
|     | a)      | 3                                                                 |
|     | b)      | 4                                                                 |
|     | c)      | 2                                                                 |
|     | d)      | 1                                                                 |
| Q4) | Binary  | number 00001011 is equal tohexadecimal.                           |
|     | a)      | A0                                                                |
|     | b)      | AB                                                                |
|     | c)      | OF                                                                |
|     | d)      | ОВ                                                                |
| Q5) | Decim   | al number 35 is equal toOctal.                                    |
|     | a)      | 34                                                                |
|     | b)      | 43                                                                |
|     | c)      | 4                                                                 |
|     | d)      | 3                                                                 |

| Q6)  | In Data p                                                 | athnumber of phases or stages available.                                               |  |  |  |
|------|-----------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|
|      | a) 4                                                      |                                                                                        |  |  |  |
|      | b) 5                                                      |                                                                                        |  |  |  |
|      | c) 2                                                      |                                                                                        |  |  |  |
|      | d) 3                                                      |                                                                                        |  |  |  |
| Q7)  | •                                                         | buffer contains output f same as input x if e =                                        |  |  |  |
|      | a) 1                                                      |                                                                                        |  |  |  |
|      | b) 0                                                      |                                                                                        |  |  |  |
|      | c) Sa                                                     | ame as x                                                                               |  |  |  |
|      | d) Sa                                                     | ame as f                                                                               |  |  |  |
| Q8)  | A CPU generally handles an interrupt by executing an ISR. |                                                                                        |  |  |  |
|      | a) By                                                     | y checking an interrupt register at fixed intervals.                                   |  |  |  |
|      | b) IS                                                     | R will be executed as soon as Interrupt is raised.                                     |  |  |  |
|      | c) By                                                     | y checking an interrupt register at the end of fetch cycle.                            |  |  |  |
|      | d) By                                                     | y checking an interrupt register after finishing the execution of current instruction. |  |  |  |
| Q9)  | How muc                                                   | ch address space we get if computer has n bit address?                                 |  |  |  |
|      | a) 2 <sup>7</sup>                                         | ^n                                                                                     |  |  |  |
|      | b) 2°                                                     | *n                                                                                     |  |  |  |
|      | c) (2                                                     | !^n)-1                                                                                 |  |  |  |
|      | d) n-                                                     | +1                                                                                     |  |  |  |
| Q10) | Difference between DIV R2, R3 and IDIV R3,R2 is           |                                                                                        |  |  |  |
|      | a) Bo                                                     | oth divides R3/R2                                                                      |  |  |  |
|      | b) ID                                                     | oiv instruction does R2/R3 and generates only Quotient                                 |  |  |  |
|      | c) Di                                                     | iv instruction does R2/R3 and generates both Quotient and remainder                    |  |  |  |
|      | d) ID                                                     | oiv instruction does R2/R3 and generates both Quotient and remainder                   |  |  |  |
| Q11) | In state d                                                | liagram, states are represented asand states are connected through                     |  |  |  |
|      | a) Rectangle, arrows                                      |                                                                                        |  |  |  |
|      |                                                           | labelled arrows.                                                                       |  |  |  |
|      | c) Oval , arrows                                          |                                                                                        |  |  |  |
|      | -                                                         | d) arrows , circle                                                                     |  |  |  |

| Q12) | instruction reads contents of memory location loc1 and store the value in R2.                                                                                                                                          |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | a) Store R2,Loc1                                                                                                                                                                                                       |
|      | b) Load R2,Loc1                                                                                                                                                                                                        |
|      | c) Store Loc1 , R2                                                                                                                                                                                                     |
|      | d) Load Loc1,R2                                                                                                                                                                                                        |
| Q13) | RISC code is                                                                                                                                                                                                           |
|      | a) lengthy than CISC                                                                                                                                                                                                   |
|      | b) Smaller than CISC                                                                                                                                                                                                   |
|      | c) Complex than CISC                                                                                                                                                                                                   |
|      | d) Reduced than CISC                                                                                                                                                                                                   |
| Q14) | The routine executed in response to an interrupt request is called as                                                                                                                                                  |
|      | a) IER                                                                                                                                                                                                                 |
|      | b) ISR                                                                                                                                                                                                                 |
|      | c) SR                                                                                                                                                                                                                  |
|      | d) IR                                                                                                                                                                                                                  |
| Q15) | Computer understands machine language and Job of Assembler is to                                                                                                                                                       |
|      | <ul> <li>a) Convert machine code to used instructions.</li> <li>b) Convert assembly code into object code</li> <li>c) Convert Object code into assembly code</li> <li>d) convert source into Mnemonics code</li> </ul> |